









**TPS74901** 

ZHCSN51K - JUNE 2007 - REVISED JUNE 2024

# TPS74901 具有可编程软启动功能的 3A 低压降线性稳压器

# 1 特性

V<sub>OUT</sub> 范围: 0.8V 至 3.6V 超低 V<sub>IN</sub> 范围: 0.8V 至 5.5V

V<sub>BIAS</sub> 范围: 2.7V 至 5.5V

低压降: 电压为 3A 时为 120mV (典型值)

• 电源正常 (PG) 输出可实现电源监视或为其他电源 提供时序信号

• 整个线路、负载和温度范围内的精度:1%(新芯

整个线路、负载和温度范围内的精度:2%(旧芯

可调启动浪涌控制

V<sub>BIAS</sub> 支持低 V<sub>IN</sub> 运行,具有良好的瞬态响应

任何输出电容器 ≥ 2.2µF 时保持稳定

封装:

- 小型 3mm×3mm×1mm VSON

- 5mm×5mm×1mm VQFN 和 DDPAK-7

• 高电平有效使能

## 2 应用

- 网络附加存储 企业级
- 机架式服务器
- 网络接口卡 (NIC)
- 商用网络和服务器 PSU



## 3 说明

TPS74901 低压降 (LDO) 线性稳压器可面向多种应用 提供易于使用的稳健型电源管理解决方案。用户可编程 软启动通过减少启动时的容性浪涌电流,更大限度地减 少了输入电源上的应力。软启动具有单调性,旨在为各 类处理器和专用集成电路 (ASIC) 供电。借助使能输入 和电源正常输出,可通过外部稳压器轻松实现上电排 序。凭借全方位的灵活性,该器件可为现场可编程门阵 列 (FPGA)、数字信号处理器 (DSP) 等具有特殊启动要 求的应用配置可满足其时序要求的解决方案。

该器件还具有高精度的参考电压电路和误差放大器,可 在整个负载、线路、温度和过程范围内提供 2% 精度。 该器件在使用大于或等于 2.2 μF 的任何类型的电容器 时都能保持稳定运行,并具有 - 40°C 至 +125°C 的额 定结温范围。TPS74901 采用小型 3mm × 3mm VQFN 和小型 5mm × 5mm VQFN 封装,可实现高度紧凑的 解决方案总尺寸。该器件还可采用 DDPAK-7 封装。

## 封装信息

| 器件型号     | 封装 <sup>(1)</sup>           | 封装尺寸 <sup>(2)</sup> |
|----------|-----------------------------|---------------------|
|          | RGW ( VQFN , 20 )           | 5mm × 5mm           |
| TPS74901 | KTW<br>( DDPAK/TO-263 , 7 ) | 8.89mm × 10.1mm     |
|          | DRC ( VSON , 10 )           | 3mm × 3mm           |

- 如需更多信息,请参阅 机械、封装和可订购信息。
- 封装尺寸(长×宽)为标称值,并包括引脚(如适用)。

## 典型应用电路(可调节)



导通响应



# **Table of Contents**

| 1 | 特性                                                   | 1  |
|---|------------------------------------------------------|----|
| 2 | 应用                                                   | 1  |
| 3 | 说明                                                   | 1  |
|   | Pin Configuration and Functions                      |    |
|   | Specifications                                       |    |
|   | 5.1 Absolute Maximum Ratings                         |    |
|   | 5.2 ESD Ratings                                      |    |
|   | 5.3 Recommended Operating Conditions                 | 4  |
|   | 5.4 Thermal Information                              |    |
|   | 5.5 Electrical Characteristics                       |    |
|   | 5.6 Typical Characteristics: I <sub>OUT</sub> = 50mA |    |
|   | 5.7 Typical Characteristics: I <sub>OUT</sub> = 1 A  |    |
| 6 | Detailed Description                                 | 16 |
|   | 6.1 Overview                                         | 16 |
|   | 6.2 Functional Block Diagrams                        | 16 |
|   | 6.3 Feature Description                              | 17 |
|   | 6.4 Device Functional Modes                          |    |

| / | Application and implementation         | 2C |
|---|----------------------------------------|----|
|   | 7.1 Application Information            | 20 |
|   | 7.2 Typical Application                | 24 |
|   | 7.3 Power Supply Recommendations       | 25 |
|   | 7.4 Layout                             | 25 |
| 8 | Device and Documentation Support       | 30 |
|   | 8.1 Device Support                     | 30 |
|   | 8.2 Documentation Support              | 30 |
|   | 8.3 接收文档更新通知                           | 30 |
|   | 8.4 支持资源                               | 30 |
|   | 8.5 Trademarks                         |    |
|   | 8.6 静电放电警告                             |    |
|   | 8.7 术语表                                | 31 |
| 9 | Revision History                       |    |
|   | 0 Mechanical, Packaging, and Orderable |    |
|   | Information                            | 31 |
|   |                                        |    |



# 4 Pin Configuration and Functions





图 4-1. RGW Package, 20-Pin VQFN (Top View)

图 4-2. KTW Package (Legacy Chip), 7-Pin DDPAK/ TO-263 (Top View)



图 4-3. DRC Package, 10-Pin VSON With Thermal Pad (Top View)

表 4-1. Pin Functions

|           | PIN          |                        |       | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----------|--------------|------------------------|-------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME      | DDPAK/TO-263 | VQFN                   | VSON  | ITPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| BIAS      | 6            | 10                     | 4     | I    | Bias input voltage for error amplifier, reference, and internal control circuits.                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| EN        | 7            | 11                     | 5     | I    | Enable pin. Driving this pin high enables the regulator. Driving this pin low puts the regulator into shutdown mode. This pin must not be left floating.                                                                                                                                                                                                                                                                                                                                                                   |
| FB        | 2            | 16                     | 8     | I    | This pin is the feedback connection to the center tap of an external resistor divider network that sets the output voltage. This pin must not be left floating.                                                                                                                                                                                                                                                                                                                                                            |
| GND       | 4            | 12                     | 6     | _    | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| IN        | 5            | 5, 6, 7, 8             | 1, 2  | Į    | Unregulated input to the device.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| NC        | _            | 2, 3, 4, 13,<br>14, 17 | _     | _    | No connection. This pin can be left floating or connected to GND to allow better thermal contact to the top-side plane.                                                                                                                                                                                                                                                                                                                                                                                                    |
| OUT       | 3            | 1, 18, 19,<br>20       | 9, 10 | 0    | Regulated output voltage. A small capacitor (total typical capacitance $\geq 2.2\mu\text{F}$ , ceramic) is needed from this pin to ground to assure stability.                                                                                                                                                                                                                                                                                                                                                             |
| PG        | _            | 9                      | 3     | 0    | Power-good (PG) is an open-drain, active-high output that indicates the status of $V_{OUT}.$ When $V_{OUT}$ exceeds the PG trip threshold, the PG pin goes into a high-impedance state. When $V_{OUT}$ is below this threshold the pin is driven to a low-impedance state. A pullup resistor from $10k\Omega$ to $1M\Omega$ must be connected from this pin to a supply up to 5.5V. The supply can be higher than the input voltage. Alternatively, the PG pin can be left floating if output monitoring is not necessary. |
| SS        | 1            | 15                     | 7     | _    | Soft-start pin. A capacitor connected on this pin to ground sets the start-up time. If this pin is left floating, the regulator output soft-start ramp time is typically 100µs.                                                                                                                                                                                                                                                                                                                                            |
| Thermal P | ad ·         |                        |       | _    | Solder to the ground plane for increased thermal performance.                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

Product Folder Links: TPS74901

Copyright © 2024 Texas Instruments Incorporated

提交文档反馈



## 5 Specifications

## 5.1 Absolute Maximum Ratings

over operating temperature range (unless otherwise noted)(1)

|                                     |                                    | MIN                     | MAX                   | UNIT |
|-------------------------------------|------------------------------------|-------------------------|-----------------------|------|
| V <sub>IN</sub> , V <sub>BIAS</sub> | Input voltage                      | - 0.3                   | 6                     | V    |
| V <sub>EN</sub>                     | Enable voltage                     | - 0.3                   | 6                     | V    |
| V <sub>PG</sub>                     | Power-good voltage                 | - 0.3                   | 6                     | V    |
| I <sub>PG</sub>                     | PG sink current                    | 0                       | 1.5                   | mA   |
| $V_{SS}$                            | Soft-start voltage                 | - 0.3                   | 6                     | V    |
| V <sub>FB</sub>                     | Feedback voltage                   | - 0.3                   | 6                     | V    |
| V <sub>OUT</sub>                    | Output voltage                     | - 0.3                   | V <sub>IN</sub> + 0.3 | V    |
| I <sub>OUT</sub>                    | Maximum output current             | Internally I            | imited                |      |
|                                     | Output short-circuit duration      | Indefinite              |                       |      |
| P <sub>DISS</sub>                   | Continuous total power dissipation | See Thermal Information |                       |      |
| TJ                                  | Junction Temperature               | - 40                    | 150                   | °C   |
| T <sub>stg</sub>                    | Storage Temperature                | - 55                    | 150                   | C    |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 5.2 ESD Ratings

|                                            |                                                                             |                                                                                          | VALUE | UNIT |
|--------------------------------------------|-----------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | ±2000                                                                                    | V     |      |
|                                            | Liectiostatic discharge                                                     | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±500  | v    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 5.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                       |                                | MIN                                                                       | NOM | MAX | UNIT       |
|-----------------------|--------------------------------|---------------------------------------------------------------------------|-----|-----|------------|
| V <sub>IN</sub>       | Input supply voltage           | $V_{OUT} + V_{DO} $ $(V_{IN})$                                            |     | 5.5 | V          |
| V <sub>EN</sub>       | Enable supply voltage          |                                                                           |     | 5.5 | V          |
| V <sub>BIAS</sub> (1) | BIAS supply voltage            | V <sub>OUT</sub> + V <sub>DO</sub><br>(V <sub>BIAS</sub> ) <sup>(2)</sup> |     | 5.5 | V          |
| V <sub>OUT</sub>      | Output voltage                 | 0.8                                                                       |     | 3.6 | V          |
| I <sub>OUT</sub>      | Output current                 | 0                                                                         |     | 3   | Α          |
| C <sub>OUT</sub>      | Output capacitor               | 2.2                                                                       |     |     | μF         |
| C <sub>IN</sub>       | Input capacitor <sup>(3)</sup> | 1                                                                         |     |     | μF         |
| C <sub>BIAS</sub>     | Bias capacitor                 | 0.1                                                                       | 1   |     | μF         |
| TJ                    | Operating junction temperature | - 40                                                                      |     | 125 | $^{\circ}$ |

- (1) BIAS supply is required when  $V_{IN}$  is below  $V_{OUT}$  + 1.62 V.
- (2)  $V_{BIAS}$  has a minimum voltage of 2.7 V or  $V_{OUT} + V_{DO}$  ( $V_{BIAS}$ ), whichever is higher.
- (3) If  $V_{IN}$  and  $V_{BIAS}$  are connected to the same supply, the recommended minimum capacitor for the supply is 4.7  $\mu$  F.

Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *TPS74901* 



## **5.4 Thermal Information**

|                        |                                              | TPS749        |            |                 |            |            |      |
|------------------------|----------------------------------------------|---------------|------------|-----------------|------------|------------|------|
| THERMAL METRIC(1)      |                                              | RGW<br>(VQFN) | RGW (VQFN) | KTW<br>(TO-263) | DRC (VSON) | DRC (VSON) | UNIT |
|                        |                                              | 20 PINS       | 20 PINS    | 7 PINS          | 10 PINS    | 10 PINS    |      |
| R <sub>0 JA</sub>      | Junction-to-ambient thermal resistance       | 38.1          | 34.7       | 33.8            | 48.1       | 47.2       | °C/W |
| R <sub>θ JC(top)</sub> | Junction-to-case (top) thermal resistance    | 36.3          | 31         | 35.9            | 60.3       | 63.7       | °C/W |
| R <sub>0 JB</sub>      | Junction-to-board thermal resistance         | 17.5          | 13.5       | 25              | 22.4       | 19.5       | °C/W |
| ψJT                    | Junction-to-top characterization parameter   | 0.7           | 1.4        | 6               | 1.0        | 4.2        | °C/W |
| ψ ЈВ                   | Junction-to-board characterization parameter | 17.6          | 13.5       | 23.6            | 22.6       | 19.4       | °C/W |
| R <sub>θ JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 6.2           | 3.6        | N/A             | 4.3        | 3.3        | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC package thermal metrics application report.

### 5.5 Electrical Characteristics

at  $V_{EN}$  = 1.1 V,  $V_{IN}$  =  $V_{OUT}$  + 0.3 V,  $C_{BIAS}$  = 0.1  $\mu$  F,  $C_{IN}$  =  $C_{OUT}$  = 10  $\mu$  F,  $C_{NR}$  = 1 nF,  $I_{OUT}$  = 50 mA,  $V_{BIAS}$  = 5.0 V, and  $T_J$  =  $-40^{\circ}$ C to 125 $^{\circ}$ C, (unless otherwise noted); typical values are at  $T_J$  = 25 $^{\circ}$ C

|                              | PARAMETER                                        | TEST CONDITIONS                                                                                                                                                                                                     | MIN       | TYP   | MAX   | UNIT         |
|------------------------------|--------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-------|-------|--------------|
| V <sub>REF</sub>             | Internal reference (Adj.)                        | T <sub>A</sub> = +25°C                                                                                                                                                                                              | 0.798     | 0.802 | 0.806 | V            |
| V <sub>OUT</sub>             | Output voltage range                             | V <sub>IN</sub> = 5V, I <sub>OUT</sub> = 3A                                                                                                                                                                         | $V_{REF}$ |       | 3.6   | V            |
|                              | Accuracy (RGW and SON                            | $\begin{aligned} &V_{OUT} + 2.2V \leqslant V_{BIAS} \leqslant 5.5 \\ &V, 50 \text{mA} \leqslant I_{OUT} \leqslant 3A \\ &(\text{Legacy Chip}) \end{aligned}$                                                        | - 2       | ±0.5  | 2     |              |
| V <sub>OUT</sub>             | packages) <sup>(1)</sup>                         | $\label{eq:Vout + 2.2V less values} \begin{split} V_{OUT} + 2.2V \leqslant V_{BIAS} \leqslant 5.5V, \\ 50\text{mA} \leqslant I_{OUT} \leqslant 3\text{A (New Chip)} \end{split}$                                    | - 1       | ±0.3  | 1     | %            |
|                              | Accuracy (KTW package) <sup>(1)</sup>            | $\begin{array}{l} \text{V}_{\text{OUT}} + 2.4 \text{V} \leqslant \text{V}_{\text{BIAS}} \leqslant 5.5 \text{V}, \\ \text{50mA} \leqslant \text{I}_{\text{OUT}} \leqslant 3 \text{A (Legacy Chip Only)} \end{array}$ | - 2       | ±0.5  | 2     |              |
| A.V.                         | Line regulation                                  | $V_{OUT(nom)}$ + 0.3 $\leqslant$ $V_{IN}$ $\leqslant$ 5.5V (Legacy Chip)                                                                                                                                            |           | 0.03  |       | %/V          |
| $\Delta V_{OUT(\Delta VIN)}$ | Line regulation                                  | $V_{OUT(nom)}$ + 0.3 $\leqslant$ $V_{IN}$ $\leqslant$ 5.5V (New Chip)                                                                                                                                               |           | 0.001 |       | 707 <b>V</b> |
| Δ V <sub>OUT(Δ IOUT)</sub>   | Load regulation                                  | $50\text{mA} \leqslant I_{OUT} \leqslant 3\text{A}$                                                                                                                                                                 |           | 0.09  |       | %/A          |
|                              | V <sub>IN</sub> dropout voltage <sup>(2)</sup>   | I <sub>OUT</sub> = 3A, V <sub>BIAS</sub> − V <sub>OUT(nom)</sub><br>≥ 3.25V <sup>(3)</sup> (Legacy Chip)                                                                                                            |           | 120   | 280   | mV           |
| $V_{DO}$                     |                                                  | $I_{OUT}$ = 3A, $V_{BIAS}$ - $V_{OUT(nom)}$<br>$\geq 3.25V^{(3)}$ (New Chip)                                                                                                                                        |           | 120   | 200   | IIIV         |
| <b>V</b> DO                  | V <sub>BIAS</sub> dropout voltage <sup>(2)</sup> | I <sub>OUT</sub> = 3A, V <sub>IN</sub> = V <sub>BIAS</sub><br>(Legacy Chip)                                                                                                                                         |           | 1.31  | 1.75  | V            |
|                              | VBIAS diopout voitage                            | I <sub>OUT</sub> = 3A, V <sub>IN</sub> = V <sub>BIAS</sub> (New Chip)                                                                                                                                               |           | 1.45  | 1.6   | V            |
| In.                          | Current limit                                    | V <sub>OUT</sub> = 80% × V <sub>OUT(nom)</sub> ,<br>RGW Package                                                                                                                                                     | 3.9       | 4.6   | 5.5   | А            |
| I <sub>CL</sub>              | Current limit                                    | V <sub>OUT</sub> = 80% × V <sub>OUT(nom)</sub> ,<br>KTW Package                                                                                                                                                     | 3.8       | 4.6   | 5.5   | ^            |
| I                            | BIAS pin current                                 | Legacy Chip                                                                                                                                                                                                         |           | 1     | 2     | mA           |
| I <sub>BIAS</sub>            | DIVO bill callelif                               | New Chip                                                                                                                                                                                                            |           | 1     | 1.2   | ША           |

Product Folder Links: TPS74901

<sup>(2)</sup> New Chip.



# 5.5 Electrical Characteristics (续)

at  $V_{EN}$  = 1.1 V,  $V_{IN}$  =  $V_{OUT}$  + 0.3 V,  $C_{BIAS}$  = 0.1  $\mu$  F,  $C_{IN}$  =  $C_{OUT}$  = 10  $\mu$  F,  $C_{NR}$  = 1 nF,  $I_{OUT}$  = 50 mA,  $V_{BIAS}$  = 5.0 V, and  $T_{J}$  =  $-40^{\circ}$ C to 125 $^{\circ}$ C, (unless otherwise noted); typical values are at  $T_{J}$  = 25 $^{\circ}$ C

|                                    | PARAMETER                                  | TEST CONDITIONS                                                                              | MIN  | TYP   | MAX  | UNIT              |  |
|------------------------------------|--------------------------------------------|----------------------------------------------------------------------------------------------|------|-------|------|-------------------|--|
| I <sub>SHDN</sub>                  | Shutdown supply current                    | $V_{\text{EN}} \leqslant 0.4 \text{V}$ (Legacy Chip)                                         |      | 1     | 50   |                   |  |
| I <sub>SHDN ( smart</sub> enable ) | (I <sub>GND</sub> )                        | $V_{EN} \leqslant 0.4 \text{V, } V_{IN} = V_{BIAS} = 5.5 \text{V (New Chip)}$                |      | 0.85  | 2.75 | μΑ                |  |
|                                    | For the classic comment                    | Legacy Chip                                                                                  | - 1  | 0.15  | 1    | μΑ                |  |
| I <sub>FB</sub>                    | Feedback pin current                       | New Chip                                                                                     | - 30 | 0.15  | 30   | nA                |  |
|                                    | Power-supply rejection (V <sub>IN</sub> to | 1 kHz, I <sub>OUT</sub> = 1.5A, V <sub>IN</sub> = 1.8<br>V, V <sub>OUT</sub> = 1.5V          |      | 60    |      | dB                |  |
|                                    | V <sub>OUT</sub> )                         | 300 kHz, I <sub>OUT</sub> = 1.5A, V <sub>IN</sub> = 1.8V, V <sub>OUT</sub> = 1.5V            |      | 30    |      | αв                |  |
|                                    |                                            | 1kHz, $I_{OUT}$ = 1.5A, $V_{IN}$ = 1.8V, $V_{OUT}$ = 1.5V (Legacy Chip)                      |      | 50    |      |                   |  |
| PSRR                               | Power-supply rejection (V <sub>BIAS</sub>  | 1kHz, I <sub>OUT</sub> = 1.5A, V <sub>IN</sub> = 1.8V,<br>V <sub>OUT</sub> = 1.5V (New Chip) |      | 57    |      |                   |  |
|                                    | to V <sub>OUT</sub> )                      | 300kHz, $I_{OUT}$ = 1.5A, $V_{IN}$ = 1.8V, $V_{OUT}$ = 1.5V (Legacy Chip)                    |      | 30    |      | dB                |  |
|                                    |                                            | 300kHz, I <sub>OUT</sub> = 1.5A, V <sub>IN</sub> = 1.8V, V <sub>OUT</sub> = 1.5V (New Chip)  |      | 49    |      |                   |  |
| V                                  | Output noise voltage                       | BW = 100Hz to 100kHz, I <sub>OUT</sub> = 3A, C <sub>SS</sub> = 1nF (Legacy Chip)             |      | 25    |      | ր Vrms x Vout     |  |
| V <sub>n</sub>                     | Output noise voltage                       | BW = 100 Hz to 100 kHz,<br>$I_{OUT}$ = 3A, $C_{SS}$ = 1nF (New<br>Chip)                      |      | 20    |      | μ VIIIIS X VOC    |  |
|                                    | Minimum start-up time                      | R <sub>LOAD</sub> for I <sub>OUT</sub> = 1A, C <sub>SS</sub> = open (Legacy Chip)            |      | 200   |      | μs                |  |
| t <sub>STR</sub>                   |                                            | $R_{LOAD}$ for $I_{OUT}$ = 1A, $C_{SS}$ = open (New Chip)                                    |      | 250   |      | μο                |  |
| I <sub>SS</sub>                    | Soft-start charging current                | V <sub>SS</sub> = 0.4V (Legacy Chip)                                                         |      | 440   |      | nA                |  |
|                                    | Cont otal t onlarging carroint             | V <sub>SS</sub> = 0.4V (New Chip)                                                            |      | 530   |      | 1,, (             |  |
| V <sub>EN(hi)</sub>                | Enable input high level                    |                                                                                              | 1.1  |       | 5.5  | V                 |  |
| V <sub>EN(Io)</sub>                | Enable input low level                     |                                                                                              | 0    |       | 0.4  | V                 |  |
| V <sub>EN(hys)</sub>               | Enable pin hysteresis                      |                                                                                              |      | 50    |      | mV                |  |
| V <sub>EN(dg)</sub>                | Enable pin deglitch time                   |                                                                                              |      | 20    |      | μs                |  |
| I <sub>EN</sub>                    | Enable pin current                         | V <sub>EN</sub> = 5V (Legacy Chip)                                                           |      | 0.1   | 1    | μA                |  |
|                                    |                                            | V <sub>EN</sub> = 5V (New Chip)                                                              |      | 0.1   | 0.25 | F                 |  |
| V <sub>IT</sub>                    | PG trip threshold                          | V <sub>OUT</sub> decreasing                                                                  | 85   | 90    | 94   | %V <sub>OUT</sub> |  |
| V <sub>HYS</sub>                   | PG trip hysteresis                         |                                                                                              |      | 3     |      |                   |  |
| $V_{PG(lo)}$                       | PG output low voltage                      | I <sub>PG</sub> = 1mA (sinking), V <sub>OUT</sub> <<br>V <sub>IT</sub> (Legacy Chip)         |      |       | 0.3  | V                 |  |
|                                    | To output low voltage                      | $I_{PG}$ = 1mA (sinking), $V_{OUT}$ < $V_{IT}$ (New Chip)                                    |      |       | 0.12 | •                 |  |
| IDC (Ikg)                          | PG leakage current                         | V <sub>PG</sub> = 5.25V, V <sub>OUT</sub> > V <sub>IT</sub><br>(Legacy Chip)                 |      | 0.1   | 1    | μΑ                |  |
| I <sub>PG(lkg)</sub>               | ŭ                                          | $V_{PG}$ = 5.25V, $V_{OUT}$ > $V_{IT}$ (New Chip)                                            |      | 0.001 | 0.05 | Mr. r             |  |
| TJ                                 | Operating junction temperature             |                                                                                              | - 40 |       | 125  | $^{\circ}$ C      |  |

Product Folder Links: TPS74901

## 5.5 Electrical Characteristics (续)

at  $V_{EN}$  = 1.1 V,  $V_{IN}$  =  $V_{OUT}$  + 0.3 V,  $C_{BIAS}$  = 0.1  $\mu$  F,  $C_{IN}$  =  $C_{OUT}$  = 10  $\mu$  F,  $C_{NR}$  = 1 nF,  $I_{OUT}$  = 50 mA,  $V_{BIAS}$  = 5.0 V, and  $T_{J}$  =  $-40^{\circ}$ C to 125 $^{\circ}$ C, (unless otherwise noted); typical values are at  $T_{J}$  = 25 $^{\circ}$ C

|                       | PARAMETER        | TEST CONDITIONS                               | MIN | TYP MAX | UNIT |
|-----------------------|------------------|-----------------------------------------------|-----|---------|------|
| _                     | Thermal shutdown | Shutdown, temperature increasing              |     | 165     |      |
| I <sub>SD</sub>       | temperature      | Reset, temperature decreasing                 |     | 140     | € ℃  |
| R <sub>PULLDOWN</sub> |                  | V <sub>BIAS</sub> = 5V, V <sub>EN</sub> = 0 V |     | 0.83    | kΩ   |

- (1) Adjustable devices tested at 0.8 V; resistor tolerance is not taken into account.
- (2) Dropout is defined as the voltage from V<sub>IN</sub> to V<sub>OUT</sub> when V<sub>OUT</sub> is 3% below nominal.
- (3) 3.25 V is a test condition of this device and can be adjusted by referring to Figure 5-11.

提交文档反馈

7

English Data Sheet: SBVS082



## 5.6 Typical Characteristics: I<sub>OUT</sub> = 50mA

at  $T_J$  = 25°C,  $V_{IN}$  =  $V_{OUT(NOM)}$  + 0.3V,  $V_{BIAS}$  = 5V,  $I_{OUT}$  = 50mA,  $V_{EN}$  =  $V_{IN}$ ,  $C_{IN}$  = 1 $\mu$ F,  $C_{BIAS}$  = 4.7 $\mu$ F, and  $C_{OUT}$  = 10 $\mu$ F (unless otherwise noted)



8

Product Folder Links: TPS74901

at  $T_J$  = 25°C,  $V_{IN}$  =  $V_{OUT(NOM)}$  + 0.3V,  $V_{BIAS}$  = 5V,  $I_{OUT}$  = 50mA,  $V_{EN}$  =  $V_{IN}$ ,  $C_{IN}$  = 1 $\mu$ F,  $C_{BIAS}$  = 4.7 $\mu$ F, and  $C_{OUT}$  = 10 $\mu$ F (unless otherwise noted)



Product Folder Links: TPS74901

Copyright © 2024 Texas Instruments Incorporated

提交文档反馈



at  $T_J$  = 25°C,  $V_{IN}$  =  $V_{OUT(NOM)}$  + 0.3V,  $V_{BIAS}$  = 5V,  $I_{OUT}$  = 50mA,  $V_{EN}$  =  $V_{IN}$ ,  $C_{IN}$  = 1 $\mu$ F,  $C_{BIAS}$  = 4.7 $\mu$ F, and  $C_{OUT}$  = 10 $\mu$ F (unless otherwise noted)



提交文档反馈

Copyright © 2024 Texas Instruments Incorporated

at  $T_J$  = 25°C,  $V_{IN}$  =  $V_{OUT(NOM)}$  + 0.3V,  $V_{BIAS}$  = 5V,  $I_{OUT}$  = 50mA,  $V_{EN}$  =  $V_{IN}$ ,  $C_{IN}$  = 1 $\mu$ F,  $C_{BIAS}$  = 4.7 $\mu$ F, and  $C_{OUT}$  = 10 $\mu$ F (unless otherwise noted)



Copyright © 2024 Texas Instruments Incorporated

提交文档反馈



图 5-29. Low-Level PG Voltage vs Current

12

at  $T_J$  = 25°C,  $V_{IN}$  =  $V_{OUT(NOM)}$  + 0.3V,  $V_{BIAS}$  = 5V,  $I_{OUT}$  = 50mA,  $V_{EN}$  =  $V_{IN}$ ,  $C_{IN}$  = 1 $\mu$ F,  $C_{BIAS}$  = 4.7 $\mu$ F, and  $C_{OUT}$  = 10 $\mu$ F (unless otherwise noted)



提交文档反馈 Copyright © 2024 Texas Instruments Incorporated

Product Folder Links: TPS74901

图 5-30. Current Limit vs (V<sub>BIAS</sub> - V<sub>OUT</sub>)

at  $T_J$  = 25°C,  $V_{IN}$  =  $V_{OUT(NOM)}$  + 0.3V,  $V_{BIAS}$  = 5V,  $I_{OUT}$  = 50mA,  $V_{EN}$  =  $V_{IN}$ ,  $C_{IN}$  = 1 $\mu$ F,  $C_{BIAS}$  = 4.7 $\mu$ F, and  $C_{OUT}$  = 10 $\mu$ F (unless otherwise noted)



13

Product Folder Links: TPS74901



## 5.7 Typical Characteristics: $I_{OUT} = 1 A$

at  $T_J$  = 25°C,  $V_{IN}$  =  $V_{OUT(NOM)}$  + 0.3V,  $V_{BIAS}$  = 5V,  $I_{OUT}$  = 1A,  $V_{EN}$  =  $V_{IN}$  = 1.8V,  $V_{OUT}$  = 1.5V,  $C_{IN}$  = 1 $\mu$ F,  $C_{BIAS}$  = 4.7 $\mu$ F, and  $C_{OUT}$  = 10 $\mu$ F (unless otherwise noted)



14

Product Folder Links: TPS74901

at  $T_J$  = 25°C,  $V_{IN}$  =  $V_{OUT(NOM)}$  + 0.3V,  $V_{BIAS}$  = 5V,  $I_{OUT}$  = 1A,  $V_{EN}$  =  $V_{IN}$  = 1.8V,  $V_{OUT}$  = 1.5V,  $C_{IN}$  = 1 $\mu$ F,  $C_{BIAS}$  = 4.7 $\mu$ F, and  $C_{OUT} = 10\mu F$  (unless otherwise noted)



15

Product Folder Links: TPS74901 English Data Sheet: SBVS082

## **6 Detailed Description**

## 6.1 Overview

The TPS74901 is a low-dropout (LDO) regulator that features soft-start capabilities. This regulator uses a low-current bias input to power all internal control circuitry, allowing the NMOS pass transistor to regulate very-low input and output voltages.

Using an NMOS pass transistor offers several critical advantages for many applications. Unlike a p-channel metal-oxide-semiconductor field effect transistor (PMOS) topology device, the output capacitor has little effect on loop stability. This architecture allows the TPS74901 to be stable with any capacitor with a value of  $2.2\mu F$  or greater. Transient response is also superior to PMOS topologies, particularly for low  $V_{IN}$  applications.

The TPS74901 features a programmable voltage-controlled soft-start circuit that provides a smooth, monotonic start-up and limits start-up inrush currents that can be caused by large capacitive loads. A power-good (PG) output is available to allow supply monitoring and sequencing of other supplies. An enable (EN) pin with hysteresis and deglitch allows slow-ramping signals to be used for sequencing the device. The low  $V_{IN}$  and  $V_{OUT}$  capability allows for inexpensive, easy-to-design, and efficient linear regulation between the multiple supply voltages often present in processor-intensive systems.

## **6.2 Functional Block Diagrams**



图 6-1. Legacy Chip Functional Block Diagram

Product Folder Links: TPS74901

Copyright © 2024 Texas Instruments Incorporated



图 6-2. New Chip Functional Block Diagram

## **6.3 Feature Description**

### 6.3.1 Enable and Shutdown

The enable (EN) pin is active high and is compatible with standard digital-signaling levels.  $V_{EN}$  below 0.4V turns the regulator off and  $V_{EN}$  above 1.1V turns the regulator on. Unlike many regulators, the enable circuitry has hysteresis and deglitching for use with relatively slowly ramping analog signals. This configuration allows the TPS74901 to be enabled by connecting the output of another supply to the EN pin. The enable circuitry typically has 50mV of hysteresis and a deglitch circuit to help avoid ON-OFF cycling because of small glitches in the  $V_{EN}$  signal.

The enable threshold is typically 0.8V and varies with temperature and process variations. Temperature variation is approximately – 1mV/°C; process variation accounts for most of the rest of the variation to the 0.4V and 1.1V limits. If precise turn-on timing is required, a fast rise-time signal must be used to enable the TPS74901.

If not used, EN can be connected to either IN or BIAS. If EN is connected to IN, then connect EN as close as possible to the largest capacitance on the input to prevent voltage droops on that line from triggering the enable circuit.

The TPS749 has an internal active pulldown circuit that connects the output to GND through an  $833\,\Omega$  resistor when the device is disabled. This resistor discharges the output with a time constant of:

Product Folder Links: TPS74901

$$\tau = \left(\frac{833 \times R_L}{833 + R_L}\right) \times C_{OUT}$$



### 6.3.2 Power-Good

The power-good (PG) pin is an open-drain output and can be connected to any 5.5V or lower rail through an external pullup resistor. This pin requires at least 1.1V on  $V_{BIAS}$  to have a valid output. The PG output is high-impedance when  $V_{OUT}$  is greater than  $V_{IT} + V_{HYS}$ . If  $V_{OUT}$  drops below  $V_{IT}$  or if  $V_{BIAS}$  drops below 1.9V, the open-drain output turns on and pulls the PG output low. The PG pin also asserts when the device is disabled. The recommended operating condition of PG pin sink current is up to 1mA, so the pullup resistor for PG must be in the range of  $10k\Omega$  to  $1M\Omega$ . PG is only provided on the VQFN package. If output voltage monitoring is not needed, the PG pin can be left floating.

### 6.3.3 Internal Current Limit

The TPS74901 features a factory-trimmed, accurate current limit that is flat over temperature and supply voltage. The current limit allows the device to supply surges of up to 4A and maintain regulation. The current limit responds in approximately 10µs to reduce the current during a short-circuit fault.

The internal current-limit protection circuitry of the TPS74901 is designed to protect against overload conditions. This circuitry is not intended to allow operation above the rated current of the device. Continuously running the TPS74901 above the rated current degrades device reliability.

### 6.3.4 Thermal Protection

Thermal protection disables the output when the junction temperature rises to approximately 160°C, allowing the device to cool. When the junction temperature cools to approximately 140°C, the output circuitry is enabled. Depending on power dissipation, thermal resistance, and ambient temperature the thermal protection circuit can cycle on and off. This cycling limits the dissipation of the regulator, protecting the regulator from damage as a result of overheating.

Activation of the thermal protection circuit indicates excessive power dissipation or inadequate heat sinking. For reliable operation, junction temperature must be limited to 125°C maximum. To estimate the margin of safety in a complete design (including heat sink), increase the ambient temperature until thermal protection is triggered; use worst-case loads and signal conditions. For good reliability, thermal protection must trigger at least 40°C above the maximum expected ambient condition of the application. This condition produces a worst-case junction temperature of 125°C at the highest expected ambient temperature and worst-case load.

The internal protection circuitry of the TPS74901 is designed to protect against overload conditions. This circuitry is not intended to replace proper heat sinking. Continuously running the TPS74901 into thermal shutdown degrades device reliability.

Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *TPS74901* 

### **6.4 Device Functional Modes**

表 6-1 lists the conditions that lead to the different modes of operation.

### 表 6-1. Device Functional Mode Comparison

| A C II Device i anottena mede companioni               |                                                                              |                                         |                                                                                 |                                    |                        |  |  |  |
|--------------------------------------------------------|------------------------------------------------------------------------------|-----------------------------------------|---------------------------------------------------------------------------------|------------------------------------|------------------------|--|--|--|
| OPERATING MODE                                         | PARAMETER                                                                    |                                         |                                                                                 |                                    |                        |  |  |  |
| OPERATING MODE                                         | V <sub>IN</sub>                                                              | V <sub>EN</sub>                         | V <sub>BIAS</sub>                                                               | I <sub>OUT</sub>                   | TJ                     |  |  |  |
| Normal mode                                            | $V_{IN} > V_{OUT(nom)} + V_{DO}(V_{IN})$                                     | $V_{EN} > V_{EN(high)}$                 | $V_{	extsf{BIAS}} \geqslant V_{	extsf{OUT}} + V_{	extsf{DO}}(V_{	extsf{BIAS}})$ | I <sub>OUT</sub> < I <sub>CL</sub> | T <sub>J</sub> < 125°C |  |  |  |
| Dropout mode                                           | V <sub>IN</sub> < V <sub>OUT(nom)</sub> + V <sub>DO</sub> (V <sub>IN</sub> ) | V <sub>EN</sub> > V <sub>EN(high)</sub> | $V_{BIAS} < V_{OUT} + V_{DO}(V_{BIAS})$                                         | _                                  | T <sub>J</sub> < 125°C |  |  |  |
| Disabled mode (any true condition disables the device) |                                                                              | V <sub>EN</sub> < V <sub>EN(low)</sub>  | V <sub>BIAS</sub> < V <sub>BIAS(UVLO)</sub>                                     | _                                  | T <sub>J</sub> > 165°C |  |  |  |

## 6.4.1 Normal Operation

The device regulates to the nominal output voltage under the following conditions:

- · The input voltage and bias voltage are both at least at the respective minimum specifications
- The enable voltage has previously exceeded the enable rising threshold voltage and has not decreased below the enable falling threshold
- · The output current is less than the current limit
- · The device junction temperature is less than the maximum specified junction temperature

### 6.4.2 Dropout Operation

If the input voltage is lower than the nominal output voltage plus the specified dropout voltage, but all other conditions are met for normal operation, the device operates in dropout mode. In this condition, the output voltage is the same as the input voltage minus the dropout voltage. The transient performance of the device is significantly degraded because the pass transistor is in a triode state and no longer controls the current through the LDO. Line or load transients in dropout can result in large output voltage deviations.

### 6.4.3 Disabled

The device is disabled under the following conditions:

- The input or bias voltages are below the respective minimum specifications
- The enable voltage is less than the enable falling threshold voltage or has not yet exceeded the enable rising threshold

Product Folder Links: TPS74901

The device junction temperature is greater than the thermal shutdown temperature

Copyright © 2024 Texas Instruments Incorporated

提交文档反馈

## 7 Application and Implementation

## 备注

以下应用部分中的信息不属于 TI 器件规格的范围, TI 不担保其准确性和完整性。TI 的客户应负责确定器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。

## 7.1 Application Information

### 7.1.1 Input, Output, and BIAS Capacitor Requirements

The device is designed to be stable for all available types of and values of output capacitors  $\geq$  2.2 $\mu$ F. The device is also stable with multiple capacitors in parallel, which can be of any type or value.

The capacitance required on the IN and BIAS pin strongly depends on the input supply source impedance. To counteract any inductance in the input, the minimum recommended capacitor for  $V_{IN}$  and  $V_{BIAS}$  is 1µF. If  $V_{IN}$  and  $V_{BIAS}$  are connected to the same supply, the recommended minimum capacitor for  $V_{BIAS}$  is 4.7µF. Good quality, low-ESR capacitors must be used on the input; ceramic X5R and X7R capacitors are preferred. These capacitors must be placed as close as possible to the pins for optimum performance.

### 7.1.2 Transient Response

The TPS74901 is designed to have excellent transient response for most applications with a small amount of output capacitance. In some cases, the transient response can be limited by the transient response of the input supply. This limitation is especially true in applications where the difference between the input and output is less than 300mV. In this case, adding additional input capacitance improves the transient response much more than just adding additional output capacitance otherwise does. With a solid input supply, adding additional output capacitance reduces undershoot and overshoot during a transient event; see 5-36 in the *Typical Characteristics* section. Because the TPS74901 is stable with output capacitors as low as 2.2µF, many applications can need very little capacitance at the LDO output. For these applications, local bypass capacitance for the powered device can be sufficient to meet the transient requirements of the application. This design reduces the total solution cost by avoiding the need to use expensive high-value capacitors at the LDO output.

### 7.1.3 Dropout Voltage

The TPS74901 offers very low dropout performance, making the device designed for high-current low  $V_{IN}$  and low  $V_{OUT}$  applications. The low dropout of the TPS74901 allows the device to be used in place of a DC/DC converter and still achieve good efficiencies. This capability provides designers with the power architecture for applications to achieve the smallest, simplest, and lowest-cost solution.

There are two different specifications for dropout voltage with the TPS74901. The first specification (see  $\boxtimes$  7-1) is referred to as  $V_{IN}$  dropout and is used when an external bias voltage is applied to achieve low dropout. This specification assumes that  $V_{BIAS}$  is at least 3.25V above  $V_{OUT}$ , which is the case for  $V_{BIAS}$  when powered by a 5V rail with 5% tolerance and with  $V_{OUT}$  = 1.5V (3.25V is a test condition of this device and can be adjusted by referring to  $\boxtimes$  5-11). If  $V_{BIAS}$  is higher than  $V_{OUT}$  + 3.25V,  $V_{IN}$  dropout is less than specified.

Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *TPS74901* 



图 7-1. Typical Application of the TPS74901 Using an Auxiliary Bias Rail

The second specification (shown in 87-2) is referred to as  $V_{BIAS}$  dropout and is applied to applications where IN and BIAS are tied together. This option allows the device to be used in applications where an auxiliary bias voltage is not available or low dropout is not required. Dropout is limited by BIAS in these applications because V<sub>BIAS</sub> provides the gate drive to the pass transistor; therefore, V<sub>BIAS</sub> must be 1.75V above V<sub>OUT</sub>. Because of this usage, IN and BIAS tied together easily consume a huge amount of power. Pay attention not to exceed the power rating of the device package.



图 7-2. Typical Application of the TPS74901 Without an Auxiliary Bias

### 7.1.4 Output Noise

The TPS74901 provides low-output noise when a soft-start capacitor is used. When the device reaches the end of the soft-start cycle, the soft-start capacitor serves as a filter for the internal reference. By using a 0.001µF softstart capacitor, the output noise is reduced by half and is typically  $30\mu V_{RMS}$  for a 1.2V output (10Hz to 100kHz). Further increasing  $C_{\text{SS}}$  has little effect on noise. Because most of the output noise is generated by the internal reference, the noise is a function of the set output voltage. The RMS noise with a 0.001µF soft-start capacitor is given in 方程式 1.

$$V_{N}(\mu V_{RMS}) = 25 \left(\frac{\mu V_{RMS}}{V}\right) \times V_{OUT}(V)$$
(1)

The low-output noise of the TPS74901 makes the device a good choice for powering transceivers, PLLs, or other noise-sensitive circuitry.

### 7.1.5 Programmable Soft-Start

The TPS74901 features a programmable, monotonic, voltage-controlled soft-start that is set with an external capacitor (C<sub>SS</sub>). This feature is important for many applications because power-up initialization problems are eliminated when powering FPGAs, DSPs, or other processors. The controlled voltage ramp of the output also reduces peak inrush current during start-up, minimizing start-up transient events to the input power bus.

To achieve a linear and monotonic soft-start, the TPS74901 error amplifier tracks the voltage ramp of the external soft-start capacitor until the voltage exceeds the internal reference. The soft-start ramp time is dependent on the soft-start charging current ( $I_{SS}$ ), soft-start capacitance ( $C_{SS}$ ), and the internal reference voltage ( $V_{REF}$ ), and can be calculated using 2.

$$t_{SS} = \frac{(V_{REF} \times C_{SS})}{I_{SS}}$$
 (2)

If large output capacitors are used, the device current limit ( $I_{CL}$ ) and the output capacitor can set the start-up time. In this case, the start-up time is given by 方程式 3:

$$t_{SSCL} = \frac{(V_{OUT(NOM)} \times C_{OUT})}{I_{CL(MIN)}}$$
(3)

### where:

- V<sub>OUT(NOM)</sub> is the nominal set output voltage
- C<sub>OUT</sub> is the output capacitance
- I<sub>CL(MIN)</sub> is the minimum current limit for the device

In applications where monotonic start-up is required, the soft-start time given by <math> 方程式 2 must be set to be greater than 方程式 3.

The maximum recommended soft-start capacitor is  $0.015\mu F$ . Larger soft-start capacitors can be used and do not damage the device; however, the soft-start capacitor discharge circuit can possibly be unable to fully discharge the soft-start capacitor when enabled. Soft-start capacitors larger than  $0.015\mu F$  can be a problem in applications where the enable pin must be rapidly pulsed while still requiring the device to soft-start from ground.  $C_{SS}$  must be low-leakage; X7R, X5R, or C0G dielectric materials are preferred. See  $\frac{1}{8}$  7-1 for suggested soft-start capacitor values.

表 7-1. Standard Capacitor Values for Programming the Soft-Start Time

| · ·                            |                               |                            |
|--------------------------------|-------------------------------|----------------------------|
| C <sub>ss</sub> <sup>(1)</sup> | SOFT-START TIME (Legacy Chip) | SOFT-START TIME (New Chip) |
| Open                           | 0.1ms                         | 0.25ms                     |
| 270pF                          | 0.5ms                         | 0.4ms                      |
| 560pF                          | 1ms                           | 0.8ms                      |
| 2.7nF                          | 5ms                           | 4.1ms                      |
| 5.6nF                          | 10ms                          | 8.5ms                      |
| 0.01µF                         | 18ms                          | 15ms                       |
|                                |                               |                            |

(1)  $t_{SS}(s) = 0.8 \times C_{SS}(F) / I_{SS}$ , where  $t_{SS}(s) = soft$ -start time in seconds.

Another option for setting the start-up rate is to use a feedforward capacitor. See the *Pros and Cons of Using a Feedforward Capacitor with a Low-Dropout Regulator* application note for more information.

Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *TPS74901* 

### 7.1.6 Sequencing Requirements

VIN, VBIAS, and VEN can be sequenced in any order without causing damage to the device. However, for the softstart function to work as intended, certain sequencing rules must be applied. Connecting EN to IN is acceptable for most applications as long as  $V_{IN}$  is greater than 1.1V, and the ramp rate of  $V_{IN}$  and  $V_{BIAS}$  is faster than the set soft-start ramp rate. If the ramp rate of the input sources is slower than the set soft-start time, the output tracks the slower supply minus the dropout voltage until the set output voltage is reached. If EN is connected to BIAS, the device soft-starts as programmed, provided that  $V_{IN}$  is present before  $V_{BIAS}$ . If  $V_{BIAS}$  and  $V_{EN}$  are present before V<sub>IN</sub> is applied and the set soft-start time has expired, then V<sub>OUT</sub> tracks V<sub>IN</sub>. If the soft-start time has not expired, the output tracks V<sub>IN</sub> until V<sub>OUT</sub> reaches the value set by the charging soft-start capacitor. 

8 7-3 shows the use of an RC delay circuit to hold off V<sub>EN</sub> until V<sub>BIAS</sub> has ramped. This technique can also be used to drive EN from V<sub>IN</sub>. An external control signal can also be used to enable the device after V<sub>IN</sub> and V<sub>BIAS</sub> are present.

When V<sub>BIAS</sub> and V<sub>EN</sub> are present and V<sub>IN</sub> is not supplied, this device outputs approximately 50µA of current from OUT. Although this condition does not cause any damage to the device, the output current can charge up the OUT node if total resistance between OUT and GND (including external feedback resistors) is greater than  $10k\Omega$ .



图 7-3. Soft-Start Delay Using an RC Circuit on Enable

Product Folder Links: TPS74901

## 7.2 Typical Application

7-4 shows the typical application circuit for the TPS74901 adjustable output device.

 $R_1$  and  $R_2$  can be calculated for any output voltage using the formula shown in 87-4. 7-2 lists sample resistor values of common output voltages. To achieve the maximum accuracy specifications,  $R_2$  must be 4.99kΩ.



图 7-4. Typical Application Circuit for the TPS74901 (Adjustable)

表 7-2. Standard 1% Resistor Values for Programming the Output Voltage (1)

| R <sub>1</sub> (kΩ) | $R_2$ (k $\Omega$ ) | V <sub>OUT</sub> (V) |
|---------------------|---------------------|----------------------|
| Short               | Open                | 0.8                  |
| 0.619               | 4.99                | 0.9                  |
| 1.13                | 4.53                | 1                    |
| 1.37                | 4.42                | 1.05                 |
| 1.87                | 4.99                | 1.1                  |
| 2.49                | 4.99                | 1.2                  |
| 4.12                | 4.75                | 1.5                  |
| 3.57                | 2.87                | 1.8                  |
| 3.57                | 1.69                | 2.5                  |
| 3.57                | 1.15                | 3.3                  |

<sup>(1)</sup>  $V_{OUT} = 0.8 \times (1 + R_1 / R_2)$ .

### 7.2.1 Design Requirements

The goal of this design is to create a 1.2V rail at 3A with minimal external components from a 1.5V rail.

### 7.2.2 Detailed Design Procedure

First choose the bias, which must be at least 1.75V above the output voltage. A 3.3V rail is used to achieve this minimum voltage. For a minimal external component count and size, select the minimum capacitor sizes.  $C_{IN}$  = 1 $\mu$ F,  $C_{BIAS}$  = 1 $\mu$ F, and a  $C_{OUT}$  = 10 $\mu$ F. The  $C_{OUT}$  value was chosen to improve transient response. Using  $\frac{1}{8}$  7-2,  $R_1$  is set to 2.49k  $\Omega$  and  $R_2$  is set to 4.99k  $\Omega$  to create a 1.2V rail. The pullup resistor for PG is set to 10k  $\Omega$ .

Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *TPS74901* 

### 7.2.3 Application Curves



### 7.3 Power Supply Recommendations

The TPS74901 is designed to operate from an input voltage from 1.1V to 5.5V, provided the bias rail is at least 1.75V higher than the input supply. The bias rail and the input supply must both provide adequate headroom and current for the device to operate normally.

Connect a low-output impedance power supply directly to the IN pin of the TPS74901. This supply must have at least 1µF of capacitance near the IN pin for stability. A supply with similar requirements must also be connected directly to the bias rail with a separate 1µF or larger capacitor.

If the IN pin is tied to the bias pin, a minimum 4.7µF of capacitance is needed for stability.

To increase the overall PSRR of the solution at higher frequencies, use a PI-filter or ferrite bead before the input capacitor.

### 7.4 Layout

### 7.4.1 Layout Guidelines

An optimal layout can greatly improve transient performance, PSRR, and noise. To minimize the voltage droop on the input of the device during load transients, connect the capacitance on IN and BIAS as close as possible to the device. This capacitance also minimizes the effects of parasitic inductance and resistance of the input source and can therefore improve stability. To achieve optimal transient performance and accuracy, connect the top side of R₁ in 🛚 7-4 as close as possible to the load. If BIAS is connected to IN, connect BIAS as close to the sense point of the input supply as possible. This connection minimizes the voltage droop on BIAS during transient conditions and can improve the turn-on response.

### 7.4.1.1 Power Dissipation

Knowing the device power dissipation and proper sizing of the thermal plane that is connected to the tab or pad is critical to avoiding thermal shutdown and ensuring reliable operation.

Power dissipation of the device depends on input voltage and load conditions, and can be calculated using 方程 式 4:

$$P_{D} = (V_{IN} - V_{OUT}) \times I_{OUT}$$
(4)

Power dissipation can be minimized and greater efficiency can be achieved by using the lowest possible input voltage necessary to achieve the required output voltage regulation.

Product Folder Links: TPS74901



On the VQFN (RGW) package, the primary conduction path for heat is through the exposed pad to the PCB. The pad can be connected to ground or left floating; however, the pad must be attached to an appropriate amount of copper PCB area to ensure the device does not overheat. On the DDPAK (KTW) package, the primary conduction path for heat is through the tab to the PCB. Connect that tab to ground. The maximum junction-toambient thermal resistance depends on the maximum ambient temperature, maximum device junction temperature, and power dissipation of the device and can be estimated using 方程式 5:

$$R_{\theta JA} = \frac{(+125^{\circ}C - T_A)}{P_D} \tag{5}$$

Knowing the maximum R  $_{\theta}$  JA, the minimum amount of PCB copper area needed for appropriate heat sinking can be estimated using \brace 7-7.



R  $_{\theta}$  JA value at board size of 9 in  $^2$  (that is, 3 inches × 3 inches) is a JEDEC standard.

## 图 7-7. R <sub>0 JA</sub> versus Board Size

图 7-7 shows the variation of R  $_{
m 0\,JA}$  as a function of ground plane copper area in the board. 图 7-7 is intended only as a guideline to demonstrate the affects of heat spreading in the ground plane; do not use 🛭 7-7 to estimate actual thermal performance in real application environments.

When the device is mounted on an application PCB, TI strongly recommends using  $\Psi_{\rm JT}$  and  $\Psi_{\rm JB}$ , as explained in the *Thermal Considerations* section.

### 7.4.1.2 Thermal Considerations

A better method of estimating the thermal measure comes from using the thermal metrics  $\Psi_{JT}$  and  $\Psi_{JB}$ , as shown in 方程式 6. These metrics are a more accurate representation of the heat transfer characteristics of the die and the package than R  $_{\theta}$  JA. The junction temperature can be estimated with the corresponding formulas given in 方程式 6.

$$\Psi_{JT}: \quad T_{J} = T_{T} + \Psi_{JT} \cdot P_{D}$$

$$\Psi_{JB}: \quad T_{J} = T_{B} + \Psi_{JB} \cdot P_{D}$$
(6)

where:

- P<sub>D</sub> is the power dissipation shown by 方程式 4
- T<sub>T</sub> is the temperature at the center-top of the device package
- T<sub>B</sub> is the PCB temperature measured 1mm away from the device package on the PCB surface (see <a> 7-8</a>)

Product Folder Links: TPS74901

Copyright © 2024 Texas Instruments Incorporated



## 备注

Both  $T_{T}$  and  $T_{B}$  can be measured on actual application boards using a thermo-gun (an infrared thermometer).

For more information about measuring  $T_T$  and  $T_B$ , see the Using New Thermal Metrics application note, available for download at www.ti.com.



- (a) Example RGW (VQFN) Package Measurement
- (b) Example KTW (DDPAK) Package Measurement
- A. T<sub>T</sub> is measured at the center of both the X- and Y-dimensional axes.
- $T_{\mbox{\footnotesize{B}}}$  is measured below the package lead on the PCB surface.

图 7-8. Measuring Points for  $T_T$  and  $T_B$ 

27

English Data Sheet: SBVS082

Compared with R  $_{\theta}$  JA, the thermal metrics  $\Psi$  JT and  $\Psi$  JB are less independent of board size but do have a small dependency on board size and layout.  $\Xi$  7-9 shows characteristic performance of  $\Psi$  JT and  $\Psi$  JB versus board size.

Referring to  $\boxtimes$  7-9, the RGW package thermal performance has negligible dependency on board size. The KTW package, however, does have a measurable dependency on board size. This dependency exists because the package shape is not point symmetric to the center of a device. In the KTW package, for example (see  $\boxtimes$  7-8), silicon is not beneath the measuring point of  $T_T$  that is the center of the X and Y dimension, so that  $\Psi_{JT}$  has a dependency. Also, because of that non-point symmetry, device heat distribution on the PCB is not point symmetric either, so that  $\Psi_{JB}$  has a greater dependency on board size and layout.



图 7-9.  $\Psi_{JT}$  and  $\Psi_{JB}$  versus Board Size

For a more detailed discussion of why TI does not recommend using  $R_{\theta JC(top)}$  to determine thermal characteristics, see the *Using New Thermal Metrics* application note, available for download at www.ti.com. Also, see the *IC Package Thermal Metrics* application note (also available on the TI website) for further information.

Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *TPS74901* 

## 7.4.2 Layout Example



图 7-10. Layout Schematic (RGW Package)

## 8 Device and Documentation Support

## 8.1 Device Support

### 8.1.1 Device Nomenclature

### 表 8-1. Device Nomenclature

| PRODUCT <sup>(1)</sup> | V <sub>OUT</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TPS74901 <b>yyyzM3</b> | <ul> <li>yyy is the package designator.</li> <li>z is the package quantity.</li> <li>M3 is a suffix designator for devices that only use the latest manufacturing flow (CSO: RFB).</li> <li>Devices without this suffix ship with the legacy chip (CSO: DLN) or the new chip (CSO: RFB).</li> <li>The reel packaging label provides CSO information to distinguish which chip is used. The device performance for new and legacy chips is denoted throughout the document.</li> </ul> |

<sup>(1)</sup> For the most current package and ordering information see the Package Option Addendum at the end of this document, or visit the device product folder on www.ti.com.

### 8.1.2 Development Support

### 8.1.2.1 Evaluation Modules

An evaluation module (EVM) is available to assist in the initial circuit performance evaluation using the TPS74901. The TPS74901EVM-210 evaluation module and related user's guide (SLVU190) can be requested at the Texas Instruments website through the product folders or purchased directly from the TI eStore.

### 8.1.2.2 Spice Models

Computer simulation of circuit performance using SPICE is often useful when analyzing the performance of analog circuits and systems. A SPICE model for the TPS74901 is available through the product folders under Tools & Software.

## 8.2 Documentation Support

## 8.2.1 Related Documentation

For related documentation, see the following:

- Texas Instruments, *Using New Thermal Metrics* applicatin note
- Texas Instruments, Semiconductor and IC Package Thermal Metrics application note
- Texas Instruments, Ultimate Regulation with Fixed Output Version of TPS742xx/TPS743xx/TPS744xx application note
- Texas Instruments, Pros and Cons of Using a Feed-Forward Capacitor with a Low Dropout Regulator application note
- Texas Instruments, TPS74901EVM-210 user's guide

## 8.3 接收文档更新通知

要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击通知进行注册,即可每周接收产品信息更改摘 要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

## 8.4 支持资源

TI E2E™中文支持论坛是工程师的重要参考资料,可直接从专家处获得快速、经过验证的解答和设计帮助。搜索 现有解答或提出自己的问题,获得所需的快速设计帮助。

链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI的使用条款。

### 8.5 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

所有商标均为其各自所有者的财产。

Copyright © 2024 Texas Instruments Incorporated Product Folder Links: TPS74901



## 8.6 静电放电警告



静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理和安装程序,可能会损坏集成电路。

ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

## 8.7 术语表

TI 术语表

本术语表列出并解释了术语、首字母缩略词和定义。

## **9 Revision History**

注:以前版本的页码可能与当前版本的页码不同

| Changes from Revision J (April 2023) to Revision K (June 2024)                                   | Page                                   |
|--------------------------------------------------------------------------------------------------|----------------------------------------|
| • 将 M3 引用更改为新芯片在说明部分中添加了整个线路、负载和温度范围内的精度                                                         | : 1% (新芯片)1                            |
| Added (Legacy Chip) to KTW package                                                               | 3                                      |
| • Changed Typical Characteristics: I <sub>OUT</sub> = 50mA section and added new chip curves.    | 8                                      |
| • Changed Typical Characteristics: I <sub>OUT</sub> = 1 A section, added new chip curves side by | y side to legacy curves14              |
| · Changed Legacy Chip Functional Block Diagram to include pulldown resistor for leg              | acy chip and added New                 |
| Chip Functional Block Diagram                                                                    | 16                                     |
| · Added active pulldown circuit discussion and equation to Enable and Shutdown sed               | ction17                                |
| · Added SOFT-START TIME (New Chip) column and changed footnote in Standard C                     | Capacitor Values for                   |
| Programming the Soft-Start Time table                                                            |                                        |
| Added feed-forward capacitor discussion to Programmable Soft-Start section                       | 22                                     |
| Changed Application Curves section to only show new chip curves                                  | 25                                     |
| · Changed last sentence of Layout Recommendations and Power Dissipation section                  | n; added 图 <b>7-7</b> 2 <mark>5</mark> |
| Deleted (previously numbered) Figure 35 through Figure 39                                        | <mark>26</mark>                        |
| Added Device Nomenclature section                                                                |                                        |
|                                                                                                  |                                        |
|                                                                                                  | _                                      |
| Changes from Revision I (May 2016) to Revision J (April 2023)                                    | Page                                   |
| • 更新了整个文档中的表格、图和交叉参考的编号格式                                                                        |                                        |
| • 向文档添加了 M3 后缀器件                                                                                 | 1                                      |
| <ul> <li>添加了指向 应用 部分的链接</li> </ul>                                                               |                                        |

# 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: TPS74901

www.ti.com

17-Jun-2025

## **PACKAGING INFORMATION**

| Orderable part number | Status (1) | Material type | Package   Pins            | Package qty   Carrier | <b>RoHS</b> (3)                             | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow          | Op temp (°C) | Part marking (6) |
|-----------------------|------------|---------------|---------------------------|-----------------------|---------------------------------------------|-------------------------------|-------------------------------------|--------------|------------------|
| TPS74901DRCR          | Active     | Production    | VSON (DRC)   10           | 3000   LARGE T&R      | &R Yes NIPDAU Level-1-260C-UNLIM -40 to 125 |                               | 11S                                 |              |                  |
| TPS74901DRCR.A        | Active     | Production    | VSON (DRC)   10           | 3000   LARGE T&R      | Yes                                         | NIPDAU                        | Level-1-260C-UNLIM                  | -40 to 125   | 11S              |
| TPS74901DRCRG4        | Active     | Production    | VSON (DRC)   10           | 3000   LARGE T&R      | Yes                                         | NIPDAU                        | Level-1-260C-UNLIM                  | -40 to 125   | 11S              |
| TPS74901DRCRG4.A      | Active     | Production    | VSON (DRC)   10           | 3000   LARGE T&R      | Yes                                         | NIPDAU                        | Level-1-260C-UNLIM                  | -40 to 125   | 11S              |
| TPS74901DRCRM3        | Active     | Production    | VSON (DRC)   10           | 3000   LARGE T&R      | Yes                                         | NIPDAU                        | Level-1-260C-UNLIM                  | -40 to 125   | 11S              |
| TPS74901DRCRM3.A      | Active     | Production    | VSON (DRC)   10           | 3000   LARGE T&R      | Yes                                         | NIPDAU                        | Level-1-260C-UNLIM                  | -40 to 125   | 11S              |
| TPS74901DRCT          | Active     | Production    | VSON (DRC)   10           | 250   SMALL T&R       | Yes                                         | NIPDAU                        | Level-1-260C-UNLIM                  | -40 to 125   | 11S              |
| TPS74901DRCT.A        | Active     | Production    | VSON (DRC)   10           | 250   SMALL T&R       | Yes                                         | NIPDAU                        | Level-1-260C-UNLIM                  | -40 to 125   | 11S              |
| TPS74901KTWR          | Active     | Production    | DDPAK/TO-263<br>(KTW)   7 | 500   LARGE T&R       | Yes                                         | Call TI   Sn                  | Level-2-260C-1 YEAR                 | -40 to 125   | TPS74901         |
| TPS74901KTWR.A        | Active     | Production    | DDPAK/TO-263<br>(KTW)   7 | 500   LARGE T&R       | Yes                                         | SN                            | Level-2-260C-1 YEAR                 | -40 to 125   | TPS74901         |
| TPS74901RGWR          | Active     | Production    | VQFN (RGW)   20           | 3000   LARGE T&R      | Yes                                         | NIPDAU   NIPDAU               | Level-2-260C-1 YEAR                 | -40 to 125   | TPS<br>74901     |
| TPS74901RGWR.A        | Active     | Production    | VQFN (RGW)   20           | 3000   LARGE T&R      | Yes                                         | NIPDAU                        | Level-2-260C-1 YEAR                 | -40 to 125   | TPS<br>74901     |
| TPS74901RGWRM3        | Active     | Production    | VQFN (RGW)   20           | 3000   LARGE T&R      | Yes                                         | NIPDAU                        | Level-2-260C-1 YEAR                 | -40 to 125   | TPS<br>74901     |
| TPS74901RGWRM3.A      | Active     | Production    | VQFN (RGW)   20           | 3000   LARGE T&R      | Yes                                         | NIPDAU                        | Level-2-260C-1 YEAR                 | -40 to 125   | TPS<br>74901     |
| TPS74901RGWT          | Active     | Production    | VQFN (RGW)   20           | 250   SMALL T&R       | Yes                                         | NIPDAU   NIPDAU               | Level-2-260C-1 YEAR                 | -40 to 125   | TPS<br>74901     |
| TPS74901RGWT.A        | Active     | Production    | VQFN (RGW)   20           | 250   SMALL T&R       | Yes                                         | NIPDAU                        | PDAU Level-2-260C-1 YEAR -40 to 125 |              | TPS<br>74901     |
| TPS74901RGWTG4        | Active     | Production    | VQFN (RGW)   20           | 250   SMALL T&R       | Yes                                         | NIPDAU                        | Level-2-260C-1 YEAR                 | -40 to 125   | TPS<br>74901     |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.



## PACKAGE OPTION ADDENDUM

www.ti.com 17-Jun-2025

- (3) RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.
- (4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.
- (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.
- (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 18-Jun-2025

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS74901DRCR   | VSON            | DRC                | 10 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS74901DRCRG4 | VSON            | DRC                | 10 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS74901DRCRM3 | VSON            | DRC                | 10 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS74901DRCT   | VSON            | DRC                | 10 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS74901RGWR   | VQFN            | RGW                | 20 | 3000 | 330.0                    | 12.4                     | 5.3        | 5.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS74901RGWRM3 | VQFN            | RGW                | 20 | 3000 | 330.0                    | 12.4                     | 5.3        | 5.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS74901RGWT   | VQFN            | RGW                | 20 | 250  | 180.0                    | 12.4                     | 5.3        | 5.3        | 1.1        | 8.0        | 12.0      | Q2               |



www.ti.com 18-Jun-2025



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS74901DRCR   | VSON         | DRC             | 10   | 3000 | 367.0       | 367.0      | 35.0        |
| TPS74901DRCRG4 | VSON         | DRC             | 10   | 3000 | 367.0       | 367.0      | 35.0        |
| TPS74901DRCRM3 | VSON         | DRC             | 10   | 3000 | 367.0       | 367.0      | 35.0        |
| TPS74901DRCT   | VSON         | DRC             | 10   | 250  | 210.0       | 185.0      | 35.0        |
| TPS74901RGWR   | VQFN         | RGW             | 20   | 3000 | 367.0       | 367.0      | 35.0        |
| TPS74901RGWRM3 | VQFN         | RGW             | 20   | 3000 | 367.0       | 367.0      | 35.0        |
| TPS74901RGWT   | VQFN         | RGW             | 20   | 250  | 210.0       | 185.0      | 35.0        |

## KTW (R-PSFM-G7)

### PLASTIC FLANGE-MOUNT



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

Lead width and height dimensions apply to the plated lead.

- D. Leads are not allowed above the Datum B.
- E. Stand-off height is measured from lead tip with reference to Datum B.

Lead width dimension does not include dambar protrusion. Allowable dambar protrusion shall not cause the lead width to exceed the maximum dimension by more than 0.003".

G. Cross-hatch indicates exposed metal surface.

Falls within JEDEC MO–169 with the exception of the dimensions indicated.



5 x 5, 0.65 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



PLASTIC QUAD FLATPACK-NO LEAD



## NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.



PLASTIC QUAD FLATPACK-NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK-NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



3 x 3, 0.5 mm pitch

PLASTIC SMALL OUTLINE - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



INSTRUMENTS www.ti.com



PLASTIC SMALL OUTLINE - NO LEAD



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司